CALL FOR PAPERS
4th International Workshop on New Algorithms and
Programming Models for the Manycore Era
(APMM 2014)
As part of
The International Conference on
High Performance Computing & Simulation (HPCS 2014)
http://hpcs2014.cisedu.info or http://cisedu.us/rp/hpcs14
July 21 ? July 25, 2014
The Savoia Hotel Regency
Bologna, Italy
++++++++++++++++++++++++++++++ ++++++++++++++++++++++++++++++ ++++++++++++
Submission Deadline: March 11, 2014
Submissions can be for full papers, short papers
SCOPE AND OBJECTIVES
++++++++++++++++++++++++++++++ ++++++++++++++++++++++++++++++ ++++++++++++
With multi- and many-core based systems, performance increase on the
microprocessor side will continue according to Moore's Law, at least
in the near future. However, the already existing performance limitations
due to slow memory access are expected to get worse with multiple cores
on a chip, and complex hierarchies of cache memory will make it hard for
users to fully exploit the theoretically available performance. In
addition, the increasingly hybrid and hierarchical design of compute
clusters and high-end supercomputers, as well as the use of accelerator
components (GPGPUs by AMD and NVIDIA, Intel Xeon Phi, Intel SCC, integrated
GPUs etc.) add further challenges to efficient programming in HPC
applications.
Therefore, compute and data intensive tasks can only benefit from the
hardware's
full potential, if both processor and architecture features are taken into
account at all stages - from the early algorithmic design, via appropriate
programming models, up to the final implementation.
The APMM Workshop topics of interest include (but are not limited to)
the following:
- Hardware-aware, compute- and memory-intensive simulations of
real-world problems in computational science and engineering
(for example, from applications in electrical, mechanical,
civil, or medical engineering).
- Manycore-aware approaches for large-scale parallel simulations
in both implementation and algorithm design, including scalability
studies.
- Parallelisation on HPC platforms; esp. platforms with hierarchical
communication layout, multi-/many-core platforms, NUMA architectures,
or accelerator components (Intel Xeon Phi, NVIDIA and AMD GPU,
Tilera,
FPGA, integrated GPUs (such as AMD APUs or Intel Haswell/Ivy Bridge)).
- Parallelisation with appropriate programming models and tool support
for multi-core and hybrid platforms.
- concepts for exploiting emerging vector extensions of instruction sets
- Software engineering, code optimisation, and code generation strategies
for parallel systems with multi-core processors.
- Tools for performance and cache behavior analysis (including cache
simulation) for parallel systems with multi-core processors.
- Performance modelling and performance engineering approaches for
multi-thread and mutli-process applications.
INSTRUCTIONS FOR PAPER SUBMISSIONS:
++++++++++++++++++++++++++++++ ++++++++++++++++++++++++++++++ ++++++++++++
You are invited to submit original and unpublished research works on above
and other topics related to Many-core computing. Submitted papers must not
have been published or simultaneously submitted elsewhere. Submission
should
include a cover page with authors' names, affiliation addresses, fax
numbers,
phone numbers, and email addresses. Please, indicate clearly the
corresponding
author and include up to 6 keywords from the above list of topics and an
abstract of no more than 400 words. The full manuscript should be at
most 8
pages using the two-column IEEE format. Additional pages will be charged
additional fee. Short papers (up to 4 pages), poster papers and posters
(please refer to http://hpcs2014.cisedu.info/ home/posters for the posters
submission details to posters co-chairs) will also be accepted for
submission.
Particularly with short papers, we encourage Ph.D. students to submit their
ideas on the workshop topics, even if they have just preliminary results
by now.
We would like to provide a forum which allows to discuss their research
direction.
In case of multiple authors, an indication of which author(s) is
responsible
for correspondence must be indicated. Please include page numbers on all
submissions to make it easier for reviewers to provide helpful comments.
Submit a PDF copy of your full manuscript to the Workshop EasyChair
website at
https://www.easychair.org/ conferences/?conf=apmm14
Acknowledgement will be sent within 48 hours of submission.
Only PDF files will be accepted. Each paper will receive a minimum of
three
reviews. Papers will be selected based on their originality, relevance,
contributions, technical clarity and presentation. Submission implies the
willingness of at least one of the authors to register and present the
paper,
if accepted. Authors of accepted papers must guarantee that their papers
will be registered and presented at the workshop.
PROCEEDINGS
++++++++++++++++++++++++++++++ ++++++++++++++++++++++++++++++ ++++++++++++
Accepted papers will be published in the conference proceedings.
Instructions
for final manuscript format and requirements will be posted on the HPCS
2014 web site.
It is our intent to have the proceedings formally published in hard and
soft
copies and be available at the time of the conference. The proceedings is
to be published as ISBN proceedings by the IEEE and will be available
online
through IEEE Digital Library and indexed by major indexing services
accordingly
(e.g., EI indexing).
If you have any questions about paper submission or the workshop,
please contact the workshop organizers.
IMPORTANT DATES
++++++++++++++++++++++++++++++ ++++++++++++++++++++++++++++++ ++++++++++++
Paper Submissions Deadline: ------------------------- March 11, 2014
Acceptance Notification: ---------------------------- April 08, 2014
Camera Ready Papers and Registration Due by: -------- May 06, 2014
Conference Dates: ------------------------------ ---- July 21 ? 25, 2014
WORKSHOP STEERING COMMITTEE
++++++++++++++++++++++++++++++ ++++++++++++++++++++++++++++++ ++++++++++++
Michael Bader, Technische Universit?t M?nchen, Germany
Alexander Heinecke, Technische Universit?t M?nchen, Germany
Carsten Trinitis, Technische Universit?t M?nchen, Germany
Josef Weidendorfer, Technische Universit?t M?nchen, Germany
WORKSHOP ORGANIZERS
++++++++++++++++++++++++++++++ ++++++++++++++++++++++++++++++ ++++++++++++
Alexander Heinecke
Technische Universit?t M?nchen, Germany
Phone: +49 89 289 18619
Fax: +49 89 289 18607
Email: heinecke@in.tum.de
Sven-Bodo Scholz
Heriot-Watt University Edinburgh, United Kingdom
Phone: +44 (0) 131 451 3814
Fax: +44 (0)
Email: s.scholz@hw.ac.uk
--
Dr. Josef Weidendorfer, Informatik, Technische Universit?t M?nchen
TUM I-10 - FMI 01.06.055 - Tel. 089 / 289-18454
4th International Workshop on New Algorithms and
Programming Models for the Manycore Era
(APMM 2014)
As part of
The International Conference on
High Performance Computing & Simulation (HPCS 2014)
http://hpcs2014.cisedu.info or http://cisedu.us/rp/hpcs14
July 21 ? July 25, 2014
The Savoia Hotel Regency
Bologna, Italy
++++++++++++++++++++++++++++++
Submission Deadline: March 11, 2014
Submissions can be for full papers, short papers
SCOPE AND OBJECTIVES
++++++++++++++++++++++++++++++
With multi- and many-core based systems, performance increase on the
microprocessor side will continue according to Moore's Law, at least
in the near future. However, the already existing performance limitations
due to slow memory access are expected to get worse with multiple cores
on a chip, and complex hierarchies of cache memory will make it hard for
users to fully exploit the theoretically available performance. In
addition, the increasingly hybrid and hierarchical design of compute
clusters and high-end supercomputers, as well as the use of accelerator
components (GPGPUs by AMD and NVIDIA, Intel Xeon Phi, Intel SCC, integrated
GPUs etc.) add further challenges to efficient programming in HPC
applications.
Therefore, compute and data intensive tasks can only benefit from the
hardware's
full potential, if both processor and architecture features are taken into
account at all stages - from the early algorithmic design, via appropriate
programming models, up to the final implementation.
The APMM Workshop topics of interest include (but are not limited to)
the following:
- Hardware-aware, compute- and memory-intensive simulations of
real-world problems in computational science and engineering
(for example, from applications in electrical, mechanical,
civil, or medical engineering).
- Manycore-aware approaches for large-scale parallel simulations
in both implementation and algorithm design, including scalability
studies.
- Parallelisation on HPC platforms; esp. platforms with hierarchical
communication layout, multi-/many-core platforms, NUMA architectures,
or accelerator components (Intel Xeon Phi, NVIDIA and AMD GPU,
Tilera,
FPGA, integrated GPUs (such as AMD APUs or Intel Haswell/Ivy Bridge)).
- Parallelisation with appropriate programming models and tool support
for multi-core and hybrid platforms.
- concepts for exploiting emerging vector extensions of instruction sets
- Software engineering, code optimisation, and code generation strategies
for parallel systems with multi-core processors.
- Tools for performance and cache behavior analysis (including cache
simulation) for parallel systems with multi-core processors.
- Performance modelling and performance engineering approaches for
multi-thread and mutli-process applications.
INSTRUCTIONS FOR PAPER SUBMISSIONS:
++++++++++++++++++++++++++++++
You are invited to submit original and unpublished research works on above
and other topics related to Many-core computing. Submitted papers must not
have been published or simultaneously submitted elsewhere. Submission
should
include a cover page with authors' names, affiliation addresses, fax
numbers,
phone numbers, and email addresses. Please, indicate clearly the
corresponding
author and include up to 6 keywords from the above list of topics and an
abstract of no more than 400 words. The full manuscript should be at
most 8
pages using the two-column IEEE format. Additional pages will be charged
additional fee. Short papers (up to 4 pages), poster papers and posters
(please refer to http://hpcs2014.cisedu.info/
submission details to posters co-chairs) will also be accepted for
submission.
Particularly with short papers, we encourage Ph.D. students to submit their
ideas on the workshop topics, even if they have just preliminary results
by now.
We would like to provide a forum which allows to discuss their research
direction.
In case of multiple authors, an indication of which author(s) is
responsible
for correspondence must be indicated. Please include page numbers on all
submissions to make it easier for reviewers to provide helpful comments.
Submit a PDF copy of your full manuscript to the Workshop EasyChair
website at
https://www.easychair.org/
Acknowledgement will be sent within 48 hours of submission.
Only PDF files will be accepted. Each paper will receive a minimum of
three
reviews. Papers will be selected based on their originality, relevance,
contributions, technical clarity and presentation. Submission implies the
willingness of at least one of the authors to register and present the
paper,
if accepted. Authors of accepted papers must guarantee that their papers
will be registered and presented at the workshop.
PROCEEDINGS
++++++++++++++++++++++++++++++
Accepted papers will be published in the conference proceedings.
Instructions
for final manuscript format and requirements will be posted on the HPCS
2014 web site.
It is our intent to have the proceedings formally published in hard and
soft
copies and be available at the time of the conference. The proceedings is
to be published as ISBN proceedings by the IEEE and will be available
online
through IEEE Digital Library and indexed by major indexing services
accordingly
(e.g., EI indexing).
If you have any questions about paper submission or the workshop,
please contact the workshop organizers.
IMPORTANT DATES
++++++++++++++++++++++++++++++
Paper Submissions Deadline: ------------------------- March 11, 2014
Acceptance Notification: ---------------------------- April 08, 2014
Camera Ready Papers and Registration Due by: -------- May 06, 2014
Conference Dates: ------------------------------
WORKSHOP STEERING COMMITTEE
++++++++++++++++++++++++++++++
Michael Bader, Technische Universit?t M?nchen, Germany
Alexander Heinecke, Technische Universit?t M?nchen, Germany
Carsten Trinitis, Technische Universit?t M?nchen, Germany
Josef Weidendorfer, Technische Universit?t M?nchen, Germany
WORKSHOP ORGANIZERS
++++++++++++++++++++++++++++++
Alexander Heinecke
Technische Universit?t M?nchen, Germany
Phone: +49 89 289 18619
Fax: +49 89 289 18607
Email: heinecke@in.tum.de
Sven-Bodo Scholz
Heriot-Watt University Edinburgh, United Kingdom
Phone: +44 (0) 131 451 3814
Fax: +44 (0)
Email: s.scholz@hw.ac.uk
--
Dr. Josef Weidendorfer, Informatik, Technische Universit?t M?nchen
TUM I-10 - FMI 01.06.055 - Tel. 089 / 289-18454
No comments:
Post a Comment